Design of Low Power Ternary Inverter with Line Tunneling based Silicon Nanotube Tunnel FETs

2024 8th IEEE Electron Devices Technology & Manufacturing Conference (EDTM)(2024)

引用 0|浏览0
暂无评分
摘要
In this article, we propose a standard ternary inverter (STI) with novel line tunneling based Gate overlapped Source Nanotube Tunnel FETs (GoS-NT-TFETs) without any additional components. Using calibrated 3D simulations, we demonstrate that with appropriate gate metal work-function (i) gate bias independent drain to channel tunneling and (ii) gate bias dependent within source line tunneling take place. The first tunneling mechanism results in third output state and second tunneling mechanism results in binary output state in the Voltage Transfer Characteristics (VTC). The ternary inverter designed using the proposed device exhibits lower static and dynamic power dissipation at $\mathrm{V}_{\mathrm{DD}}=0.5 \mathrm{~V}$ in comparison to conventional T-CMOS inverter.
更多
查看译文
关键词
Nanotube,Tunnel FET,Ternary Inverter
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要