Fine-Grained Electromagnetic Side-Channel Analysis Resilient Secure AES Core with Stacked Voltage Domains and Spatio-temporally Randomized Circuit Blocks

European Solid-State Circuits Conference (ESSCIRC)(2022)

引用 0|浏览16
暂无评分
摘要
In this work, we demonstrate a novel unique design approach specifically targeting improved resilience against the fine-grained electromagnetic (EM) side-channel analysis (SCA) attacks. Fine-grained EM SCA captures high SNR EM signature with tiny probes (1mm diameter) compared to coarse-grained EM (∼10mm diameter), making it more potent and leading to a higher threat. The EM-SCA critical circuit blocks are voltage-stacked to share a current loop, and a push-pull voltage regulator (VR) balances the mismatch current between the two stacked blocks. Dataflow and current loops are spatially and temporally randomized to obscure the EM side-channel signatures. Measurement results from a 128-bit Parallel Advanced Encryption Standard (AES) core fabricated in 65nm CMOS shows MTD improvement of 1507X for fine-grained EM SCA. Coarse-grained EM and Power SCA MTDs also show an improvement of 122X and 657X respectively, which may be improved further by combining prior reported SCA resilient techniques.
更多
查看译文
关键词
stacked voltage domains,fine-grained,side-channel,spatio-temporally
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要