A 5.5-7.3 GHz Analog Fractional-N Sampling PLL in 28-nm CMOS with 75 fsrmsJitter and −249.7 dB FoM

2018 IEEE Radio Frequency Integrated Circuits Symposium (RFIC)(2018)

引用 2|浏览8
暂无评分
摘要
We present a low jitter, DTC-based analog fractional-N PLL with novel, background DTC gain calibration and reference clock duty cycle correction for high performance applications. The PLL achieves a 75-fs rms jitter, integrated from 10 kHz to 10 MHz and a −249.7 dB figure of merit at fractional mode. The measured fractional-N spurs are less than −64 dBc across the 5.5-7.3 GHz output frequency. Implemented in 28-nm CMOS, this PLL consumes 18.9 mW and occupies 0.5 mm 2 .
更多
查看译文
关键词
fractional-N PLL,sampling PLL,analog PLL,digital-to-time convert (DTC),DTC gain calibration,duty cycle correction,comparator offset compensation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要