Design and Optimization of SRAM Macro and Logic Using Backside Interconnects at 2nm node

2021 IEEE International Electron Devices Meeting (IEDM)(2021)

引用 5|浏览20
暂无评分
摘要
In this work, we explore the resource of backside (BS) interconnect for signal routing in SRAM macro and logic at 2nm technology node to tackle the technology scaling induced frontside (FS) BEOL routing congestion challenge. High-aspect ratio nano-Through-Silicon-Vias (nTSVs) used as BS to FS metal layers connections have been manufactured with sufficiently low resistance (~20 Ohm) and capacitance (~0.04fF). Compared to the FS BEOL, the BS routing is very beneficial in improving delay and power efficiency for long interconnect signal routing. Performance and power efficiency improvement up to 44% and 32% respectively is observed using the BS routing for customized SRAM macros (2nm nanosheet, up to 4Mbit) global routing when compared to the FS counterpart. In addition, the BS routing also leads to logic cells (2nm forksheet, extracted from an ARM™ CPU) speed improvement of up to 2.5X and energy efficiency increase of 60% for logic gates driving long interconnect. With capacitance optimization for BS metals, additional 20% performance improvement is observed for SRAM macros and logic cells driving long wirelength.
更多
查看译文
关键词
SRAM macro,backside interconnect,induced frontside BEOL routing congestion challenge,High-aspect ratio nanoThrough-Silicon-Vias,FS metal layers connections,FS BEOL,BS routing,power efficiency improvement,logic cells,energy efficiency,logic gates,BS metals,interconnect signal routing,nTSV,capacitance optimization,size 2.0 nm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要