A background calibration technique for fully dynamic flash ADCs

VLSI-DAT(2013)

引用 0|浏览18
暂无评分
摘要
A fully dynamic flash ADC is attractive for its low-power and low-input capacitance natures. It has minimal static current consumption, and its power and area costs diminish as process advances. However, the comparators thresholds, which are set by the built-in offsets, are sensitive to supply and temperature drifts. This threshold variation may result in up to ±20% ADC gain error with ENOB degradation. This paper presents a calibration scheme used to restore the ADC performance without interrupting the normal operation. This technique enables the practical use of fully dynamic flash ADCs and is demonstrated in the quantizer design of a continuous-time ΔΣ modulator. The quantizer accounts for 0.3mW of 3.74mW total power dissipation and relaxes the opamp requirements. The modulator achieves 75.6dB SNDR and 82dB DR over a 10MHz BW, leading to an Walden FoM of 38fJ/conv-step.
更多
查看译文
关键词
analogue-digital conversion,calibration,delta-sigma modulation,low-power electronics,SNDR,background calibration technique,bandwidth 10 MHz,built-in offsets,continuous-time ΔΣ modulator,fully dynamic flash ADC,low-input capacitance natures,low-power capacitance natures,power 0.3 mW,power 3.74 mW,total power dissipation,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要