Exploiting expendable process-margins in DRAMs for run-time performance optimization

Design, Automation and Test in Europe Conference and Exhibition(2014)

引用 95|浏览108
暂无评分
摘要
Manufacturing-time process (P) variations and run-time voltage (V) and temperature (T) variations can affect a DRAM's performance severely. To counter these effects, DRAM vendors provide substantial design-time PVT timing margins to guarantee correct DRAM functionality under worst-case operating conditions. Unfortunately, with technology scaling these timing margins have become large and very pessimistic for a majority of the manufactured DRAMs. While run-time variations are specific to operating conditions and as a result, their margins difficult to optimize, process variations are manufacturing-time effects and excessive process-margins can be reduced at run-time, on a per-device basis, if properly identified. In this paper, we propose a generic post-manufacturing performance characterization methodology for DRAMs that identifies this excess in process-margins for any given DRAM device at run-time, while retaining the requisite margins for voltage (noise) and temperature variations. By doing so, the methodology ascertains the actual impact of process-variations on the particular DRAM device and optimizes its access latencies (timings), thereby improving its overall performance. We evaluate this methodology on 48 DDR3 devices (from 12 DIMMs) and verify the derived timings under worst-case operating conditions, showing up to 33.3% and 25.9% reduction in DRAM read and write latencies, respectively.
更多
查看译文
关键词
ddr3 device,correct dram functionality,worst-case operating condition,dram device,run-time performance optimization,generic post-manufacturing performance characterization,run-time voltage,dram vendor,run-time variation,particular dram device,overall performance,expendable process-margins,writing,noise,temperature measurement,dram,dimm
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要