A 16.8Gbps/channel single-ended transceiver in 65nm CMOS for SiP based DRAM interface on Si-carrier channel

Hyunbae Lee,Taeksang Song,Sangyeon Byeon, Kwanghun Lee, I. Jung, Seongjin Kang, O. Kwon, Koeun Cheon, Donghwan Seol, Jong Kang,Gunwoo Park,Yunsaing Kim

International Symposium on Security in Computing and Communications(2014)

引用 0|浏览0
暂无评分
摘要
A 16.8Gbps/channel single ended transceiver for SiP based DRAM interface on silicon carrier channel is presented. A transmitter, receiver, and channel are all included in a single package. On the transmitter, 1 tap FFEs are used in 4:1 MUX and in output driver. On the receiver, source follower based CTLEs and self Vref generator are used for obtaining effective single ended signaling on Si-carrier channel. A BER that is less than 1e-12 is achieved in 65nm CMOS. The power efficiency of the transceiver is 5.9pJ/bit with 120Ω terminations at each transceiver side.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要