C-V characterization of the trap-rich layer in a novel Double-BOX structure

Solid-State Electronics(2024)

引用 0|浏览1
暂无评分
摘要
A new Double-BOX structure is introduced to explore the electrical properties of the trap-rich layer used to enhance the performance of radio frequency Silicon-on-Insulator substrates. Capacitance-voltage (C-V) measurements reveal anomalous behavior with a “shoulder” emerging in the electron accumulation region and a shift towards negative gate voltage in hysteresis. TCAD simulation shows that these features are related to trap states at the grain boundary in the trap-rich polycrystalline silicon (polysilicon) layer. These traps form a potential barrier and affect the C-V curves. To determine the traps density in polysilicon, a three-element circuit model is used. The effective density of fast traps is evaluated from the corrected C-V curve, while the hysteresis of double-sweep C-V measurement yields the slow traps density at the grain boundary in polysilicon.
更多
查看译文
关键词
Radio frequency silicon-on-insulator,Trap-rich layer,Polysilicon,Capacitance-voltage measurement,TCAD simulation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要