Triple-metal gate work function engineering to improve the performance of junctionless cylindrical gate-all-around Si nanowire MOSFETs for the upcoming sub-3-nm technology node

Sanjay, Vibhor Kumar,Anil Vohra

Journal of Computational Electronics(2024)

引用 0|浏览0
暂无评分
摘要
Moore’s law, along with the International Roadmap for Devices and Systems, continues to guide the scaling of devices below 10 nm. The challenges posed by such small-dimensioned devices form the basis of the present work. A junctionless MOSFET with a triple-metal gate structure is proposed as an alternative to conventional single-gate bulk MOSFETs for future CMOS technology. The present work investigated the direct current and analog/radio frequency characteristics including the drain current (I_D ), transconductance (g_m) , transconductance generation factor (TGF), cut-off frequency (f_T) , frequency–transconductance product (FTP), transit time (τ ), and the total resistance of the source region, drain region, and channel (R_SD+CH) for triple-metal (TM) inversion-mode (IM) and junctionless (JL) cylindrical gate-all-around (CGAA) silicon nanowire (SiNW) MOSFETs with 3-nm gate length using the Silvaco ATLAS 3D TCAD tool. The non-equilibrium Green’s function and the self-consistent solution of the Schrödinger and Poisson equations were considered. The channel was taken to be lightly doped in the case of the IM TM CGAA SiNW device. The effect of the TM gate work function engineering for a SiNW channel with a diameter of 3 nm and gate oxide (Al_2O_3) thickness of 0.8 nm was investigated with respect to I_D , g_m , TGF, f_T , τ , FTP, and R_SD+CH , and a comparative study between the IM TM and JL TM CGAA SiNW devices was carried out with respect to these parameters. For the JL device, optimization of the doping concentration was performed to obtain the same (i) ION current and (ii) threshold voltage (VTH) as the IM device. An 8.61- and 5.72-fold reduction in IOFF was seen for the same ION and VTH for the JL versus the IM device. It was found that the TM gate variation led to a reduction in drain-induced barrier lowering (DIBL) in the IM and JL devices. The JL SiNW showed much lower DIBL of 39.49 mV/V, a near-ideal subthreshold slope (SS) of 60 mV/dec, and higher I_ON/I_OFF current ratio of 2.98 × 1012. which is much better than the values reported in the literature for CGAA devices. Also, the JL SiNW device was found to perform better than the IM SiNW device in terms of SS, DIBL, I_ON/I_OFF , g_m, TGF, fT, τ , FTP, and R_SD+CH .
更多
查看译文
关键词
Triple-metal cylindrical gate-all-around (TM CGAA),Junctionless (JL),Inversion mode (IM),Silicon nanowire (SiNW),Non-equilibrium Green’s function (NEGF)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要