A Low-Power 10-Bit VCM-Based SAR ADC with 15.4-fJ/conv in 65-NM CMOS

Matheus B. S. Carvalho, Tawan Chrysther dos Santos, Renan D. P. de Oliveira,Alessandro G. Girardi, Paulo César C. de Aguirre

2024 Argentine Conference on Electronics (CAE)(2024)

引用 0|浏览0
暂无评分
摘要
SAR ADC is a type of analog-to-digital converter that uses the successive approximation method to convert analog signals into a digital signal representation. Among them, there are those based on the Voltage Common Mode (VCM-Based) method. These ADCs are the most commonly used both in literature and in the industrial sector due to their greater balance between resolution and conversion speed. Furthermore, they are widely used in a variety of electronic applications, such as communication systems, sensors and measurement instruments. Based on this, this work presents a 10-bit VCM-Based SAR ADC implemented with a capacitive digital-analog converter (CDAC) and sampling using the bootstrapping technique. The VCM-Based SAR ADC developed in this work was designed in a 65-nm CMOS process with a supply voltage of 1.2- V and initially operating at 7.6923 MS/s. The ADC achieves an SNR of 57.66 dB and consumes a total power of $75.71 ^{\mu \mathrm{W}}$ “, resulting in an Effective Number of Bits (ENOB) equal to 9.28-bit and a Figure of Merit (FOM) of 15.83 fJ/conv.
更多
查看译文
关键词
analog-to-digital converter,SAR ADC,VCM-Based,low-power ADC
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要