28.6 An 87% Efficient 2V-Input, 200A Voltage Regulator Chiplet Enabling Vertical Power Delivery in Multi-kW Systems-on-Package

Rinkle Jain, Shunjiang Xu, Rajiv Kaushal, Carlos Mariscal, Humberto Caballero, Tamir Salus,Christopher Schaef, Anup Deka, Aruna Payala, Keng Chen,Huong Do,Jonathan Douglas

2024 IEEE International Solid-State Circuits Conference (ISSCC)(2024)

引用 0|浏览3
暂无评分
摘要
High-performance computing for AI and supercomputing applications are pushing the power and performance envelopes exponentially in highly volume constrained environments. This market segment is driving up the complexity of systems on package (SoP) and, power delivery in conjunction with heat removal are emerging as dominant bottlenecks. These demand reticle sized dies, and the process yields often dictate disaggregated approaches where the SoP consists of numerous stacked dies, each with varied functionality (computing, high bandwidth memory, IO) that span across many different process nodes [1]. The power delivery to these die complexes is particularly challenging as the lateral edges of the SoCs are reserved for data interfaces. This segues into the need for a VR chiplet due to the following reasons.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要