A 73-dB-SNDR 2nd-Order Noise-Shaping SAR With a Low-Noise Time-Domain Comparator

IEEE Transactions on Circuits and Systems II: Express Briefs(2024)

引用 0|浏览0
暂无评分
摘要
This brief presents a 73-dB-SNDR 2nd-order noise-shaping successive approximation-register (NS-SAR) analog-to-digital converter (ADC) with a low-noise time-domain comparator. In contrast to most prior works, in which a multi-input voltage-domain comparator was adopted as a signal summation circuit, the proposed NS-SAR employs a time-domain comparator to sum signals, which reduces input-referred noise by increasing the number of voltage-controlled delay stages, exhibiting high noise efficiency. Fabricated in a 65-nm CMOS process, the prototype 6-bit NS-SAR ADC achieves a peak signal-to-noise and distortion ratio (SNDR) of 73 dB over a bandwidth of 250kHz with an oversampling ratio (OSR) of 20, while consuming only 93.85 úW from a 1 V supply, leading to an SNDR-based Schreier figure of merit (FoM) of 167.3 dB.
更多
查看译文
关键词
Analog-to-digital converter (ADC),successive approximation register (SAR),noise shaping,time-domain comparator
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要