Design of a Six-stage W-band Low-Noise Amplifier Using a 90-nm CMOS Technology

Rou-Yin Huang, Yu-Chia Su,Hong-Yeh Chang

2024 IEEE 24TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, SIRF(2024)

引用 0|浏览0
暂无评分
摘要
This paper presents a W-band six-stage cascade, low-power, low-noise amplifier (LNA) implemented in a 90-nm CMOS process. The proposed LNA achieves gain improvement and broadband matching by cascading six common-source stages. To enhance both noise figure (NF) and the stability, a source degeneration inductor is employed at the first stage. The proposed W-band LNA demonstrates a maximum small-signal gain of 13 dB at 86.7 GHz, with a 3-dB bandwidth of 9.4 GHz (83.4-92.8 GHz), while consuming only a DC power consumption of 11.6 mW with a supply voltage of 1.2-V. The proposed LNA achieves a minimum noise figure of 8 dB at 89 GHz, remaining below 9 dB across a bandwidth of 86-90 GHz. Furthermore, the LNA exhibits an input 1-dB compression point (P1dB) of -18.8 dBm and an input thirdorder intercept point (IIP3) of -11.2 dBm at 89 GHz. The chip size, including the RF and DC pads, is 0.73x0.81mm(2)
更多
查看译文
关键词
CMOS,low noise amplifier (LNA),millimeter-wave,RFIC,W-band
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要