Controller Hardware-In-the-Loop Validation of Phasor-Domain Algorithms for High-Speed Protection of Power Networks

2023 10th IEEE International Conference on Power Systems (ICPS)(2023)

Cited 0|Views4
No score
Abstract
Controller hardware-in-the-loop (CHIL) validation is a valuable technique that helps engineers develop, validate, and optimize control algorithms and controllers cost-effectively, efficiently, and safely. It plays a crucial role in developing and deploying advanced engineering systems across various industries. In this paper, the researchers have confirmed the effectiveness of four phasor domain algorithms for rapidly securing power networks on control hardware setups. This is accomplished by employing the TMS320F28335 prototype in a hardware-in-the-loop configuration. The performance of these algorithms is evaluated on a real-time digital simulator (RTDS), using a simulated 9-bus system.
More
Translated text
Key words
Decaying DC component,digital relaying,fault current,fault detection,and fault classification
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined