10GS/s 10bit Time-interleaved SAR ADC in 28nm CMOS

Runjie Li, Jie Fu,Siyuan Ma,Danyu Wu,Xuan Guo,Jin Wu

2023 8th International Conference on Integrated Circuits and Microsystems (ICICM)(2023)

引用 0|浏览2
暂无评分
摘要
This paper describes the design of a I0GS/s10-bit 32-way time-interleaved (TI) successive approximation register (SAR) analog-to-digital converter (ADC) in 28nm CMOS. The ADC core consists of four slices, with one sample front end shared by eight SAR ADC in each slice. A CMOS clock distribution, a high-speed front end and digital calibration of time skew and offset error are combined to optimize the ADC’s performance. Simulation results show that the calibrated SAR ADC reaches 52.8 dB SNDR and 60.2 dB SFDR at Nyquist input. The ADC power dissipation is 157 mW, corresponding to an FoM of 44 fj/con.
更多
查看译文
关键词
SAR ADC,time-interleaved,clock distribution,sample front end,offset calibration
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要