Analysis and efficient implementation of IEEE-754 decimal floating point adders/subtractors in FPGAs for DPD and BID encoding

The Journal of Supercomputing(2023)

引用 0|浏览1
暂无评分
摘要
This paper proposes efficient implementations for addition/subtraction based on decimal floating point with Densely Packed Decimal (DPD) and Binary Integer Decimal (BID) encoding in FPGA devices. The designs use novel techniques based on the efficient utilization of dedicated resources in programmable devices. Implementations were made in Xilinx UltraScale+. For DPD adder/subtractor, they have computation times of 7.7 ns for Decimal32 , 8.1 ns for Decimal64 and 8.5 ns for Decimal128 . As for BID adder/subtractor, the computation time obtained is 13.5 ns for Decimal64 . The proposed architecture achieves better computation times than related works. Compared to previous architectures, the proposed DPD implementation achieves 1.86 × speedup and 47
更多
查看译文
关键词
Decimal arithmetic, Floating-point representation, FPGA
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要