Efficiency Enhanced Zero CM Voltage Space Vector Modulation for Parallel Three-Level Converters

IEEE TRANSACTIONS ON POWER ELECTRONICS(2024)

引用 0|浏览1
暂无评分
摘要
Zero common-mode voltage (CMV) modulation has the advantage of reducing electromagnetic interference (EMI) and exhibits the feature of generating hardly any zero-sequence circulating current in parallel-connected converters. However, this modulation can increase phase current harmonics using only a few voltage vectors that do not induce CMV. Although several space vector modulations (SVMs) have been proposed to overcome this drawback, they suffer from issues such as high losses or internal current distortion. To overcome these drawbacks, this letter proposes a new modulation that not only outperforms the efficiency of existing methods, but also preserves harmonic reduction. Semiconductor losses are minimized by optimizing the switching sequences (SWS) for new regions created using composite voltage vectors, and renewing the SWS in the region where the internal current distortion occurred. The comparison between the proposed SVM and existing methods is presented to prove its performance through simulation and experimental results.
更多
查看译文
关键词
Voltage,Out of order,Support vector machines,Harmonic analysis,Phase modulation,Pulse width modulation,Switches,Circulating current,common-mode voltage (CMV),pulsewidth modulation (PWM) sequence,space vector modulation (SVM)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要