FPGA Implementation of Efficient 2D-FFT Beamforming for On-Board Processing in Satellites

2023 IEEE 98TH VEHICULAR TECHNOLOGY CONFERENCE, VTC2023-FALL(2023)

引用 0|浏览2
暂无评分
摘要
On-board processing of digital beamforming in satellites is an efficient solution for the higher data rates, more capacity, and lower latency, but the available on-board limited power makes it impractical to digitally create thousands of beams at once. A significant portion of the analog hardware in a satellite communications payload can be replaced with highly integrated digital components, which are often more affordable, lighter, smaller, and reprogrammable by employing digital beamforming. In comparison to matrix-by-vector multiplication beamforming, the discrete Fourier transform (DFT) beamformer enables the finer realization of real-time beamformers with reduced circuit complexity and lower power consumption. Fast Fourier transform (FFT) methods can further reduce the computing cost of the DFT computation. Therefore, in this paper, area-power efficient two-dimensional (2D) FFT digital beamforming techniques are analyzed and implemented. The major implementation challenge is to produce N samples per cycle with lower area-power consumption. Fully unrolled 4-bit twiddle factor (TF) quantized FFT is proposed in this regard. The optimization techniques through quantization, truncation, and complex multipliers are thoroughly discussed for efficient implementation. The behavioral and post-route timing simulations are validated, and implementation results like area and power consumption are estimated and compared among conventional, fully unrolled, and the proposed 4-bit TF quantized 2D-FFT.
更多
查看译文
关键词
Beamforming,fast Fourier transform,look-up table,power estimation,quantization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要