Challenges of Semiconductor Microfabrication Technology for 3D Chiplet Integration

2023 IEEE CPMT Symposium Japan (ICSJ)(2023)

引用 0|浏览0
暂无评分
摘要
Chiplet integration technology, which has the potential to scalable expand capabilities by integrating many IC chips with different manufacturing processes, structures, and functions while maintaining the data transfer bandwidth between IC chips, is attracting attention as a promising method to solve the problems such as slowdown of Moore's law and the von Neumann bottleneck. Die-to-die bridge structures that connect dies via locally placed bridge chips with high-density interconnects is expected for scalable chiplet integration. In this paper, we propose plasma etching technologies to realize novel die-to-die bridge architecture called “Pillar-Suspended Bridge (PSB)”, and new through-silicon via etching technologies for 3D-IC integration, as well.
更多
查看译文
关键词
Chiplet,Re-distribution layer,TSV,Plasma etching
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要