W-IQ: Wither-logic based issue queue for RISC-V superscalar out-of-order processor

INTEGRATION-THE VLSI JOURNAL(2024)

引用 0|浏览15
暂无评分
摘要
The rise of RISC-V Instruction Set Architecture (ISA) motivates research on improving the performance of the RISC-V processors. Issue Queue (IQ) is an essential factor affecting the Instructions Per Clock (IPC) and delay. This paper proposes a Withering-logic Based Issue Queue (W-IQ) to improve IPC while reducing the delay. We further evaluate the IPC of W-IQ with the XCVU440 FPGA. The average running time of the SPEC2006 of the W-IQ is 34% shorter than that of the non-compaction IQ with position-based selection logic. Furthermore, for a 65 nm CMOS process, the W-IQ delay is 27% lower than compaction IQ with the serial age-aware selection logic.
更多
查看译文
关键词
RISC-V,Out-of-order,Issue queue,Withering logic
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要