Architecture, Chip, and Package Co-design Flow for 2.5D IC Design Enabling Heterogeneous IP Reuse

2019 56th ACM/IEEE Design Automation Conference (DAC)(2019)

引用 22|浏览0
暂无评分
摘要
A new trend in complex SoC design is chiplet-based IP reuse using 2.5D integration. In this paper we present a highly-integrated design flow that encompasses architecture, circuit, and package to build and simulate heterogeneous 2.5D designs. We chipletize each IP by adding logical protocol translators and physical interface modules. These chiplets are placed/routed on a silicon interposer next. Our package models are then used to calculate PPA and signal/power integrity of the overall system. Our design space exploration study using our tool flow shows that 2.5D integration incurs 2.1x PPA overhead compared with 2D SoC counterpart.
更多
查看译文
关键词
PPA overhead,signal integrity,power integrity,silicon interposer,heterogeneous 2.5D designs,physical interface modules,logical protocol translators,heterogeneous IP reuse,package co-design flow,integrated design flow,2.5D integration,2.5D IC design,2D SoC counterpart,design space exploration study,package models,chiplet-based IP reuse,complex SoC design,Si
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要