A 62dB-SNDR 40.2μW 10MS/s ADC for Power Efficient IoT and Biomedical Read-Out Systems

2020 IEEE International Symposium on Circuits and Systems (ISCAS)(2020)

引用 1|浏览0
暂无评分
摘要
This paper presents a power and area efficient architecture for the Internet of Things (IoT) and biomedical sensor read-out applications. The architecture adopts step-wise charging to support voltage stacking power delivery solution for digital processors. MSB floating decision scheme with bottom-plate sampling is adopted for low power and reduced decision error. The errors from floating decision scheme and DAC settling are corrected through binary-sum based non-binary decision error correction scheme. The prototype 12b ADC fabricated in a 55nm CMOS process operates at a sampling rate of 10MS/s under 0.9V supply while maintaining an ENOB higher than 10b up to the Nyquist frequency of the input signal with a power consumption of 40.2μW. It shows a state-of-the-art FoM of 3.85fJ/conversion-step without a complex calibration scheme compared to prior-art.
更多
查看译文
关键词
Analog-to-Digitcal converter (ADC),successive-approximation register (SAR) ADC,low power ADC,Voltage Stacking
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要