Device reliability metric for end-of-life performance optimization based on circuit level assessment

2017 IEEE International Reliability Physics Symposium (IRPS)(2017)

Cited 0|Views1
No score
Abstract
Performance enhancement is critical for offering competitive CMOS solutions for advanced technology nodes. To fully leverage performance enhancement elements the device reliability impact needs to be comprehended on the CMOS circuits like SRAM and ring-oscillators. We reaffirm that time-zero and BTI induced stochastic variation are most critical for SRAM circuits while for logic circuits such as ring-oscillators the focus is on the mean degradation. In addition we explore the impact of self-heating on the correlation of device to circuit degradation for the FinFET device architecture.
More
Translated text
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined