Towards a Comprehensive SET Analysis Flow for VLSI Circuits using Static Timing Analysis

2023 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT)(2023)

引用 0|浏览11
暂无评分
摘要
The manufacturing of modern Integrated Circuits (IC), resistant to faults caused by ionising radiation, has become quite challenging due to the rapid advancement of VLSI technology. Existing literature employs a combination of simulation-based and analytical methods to achieve efficient Single Event Transients (SET) analysis. In this work, we propose a novel Electronic Design Automation (EDA) analysis approach for SETs, called UPSET. UPSET can handle VLSI circuits with thousands of gates since it relies on the industry-proven Static Timing Analysis (STA) methodology. Notably, it performs a complete SET analysis, without the need of extra characterisation, while providing an understanding of the circuit sensitivity to SETs. Experimental analysis demonstrates that our methodology achieves a significant ×25,222 speedup, while providing a tight upper bound with 4.56% relative error, against SPICE simulation.
更多
查看译文
关键词
Single Event Transients,Static Timing Analysis,Circuits Reliability,Electronic Design Automation
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要