A 276C312-GHz (<inline-formula> <tex-math notation="LaTeX">$\times$</tex-math> </inline-formula>12) Frequency Multiplier Chain With Milliwatt Level Output Power in 65-nm CMOS Technology

IEEE MICROWAVE AND WIRELESS TECHNOLOGY LETTERS(2023)

引用 0|浏览0
暂无评分
摘要
This letter presents a x 12 frequency multiplier chain (FMC) for IEEE 802.15.3d applications. The FMC consists of a double-balance self-mixing (DBSM) tripler, two push-push doublers, and several buffers. The proposed DBSM tripler exhibits decent unwanted harmonics rejection performance and provides better third harmonic power. The following doublers and buffers are carefully optimized to achieve a considerable output power. Implemented in a 65-nm CMOS technology, the FMC occupies a chip area of 1.05 x 1.5 mm(2) including all pads and consumes a dc power consumption of 195 mW with a 1.2-V supply. The FMC achieves a 0.8-dBm peak output power at 288 GHz and covers a bandwidth from 276 to 312 GHz.
更多
查看译文
关键词
Double-balance,doubler,frequency multiplier chain (FMC),self-mixing,subterahertz
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要