Parallel Optimization and Hardware Customization for Fast Fourier Transform

2023 IEEE 14th International Conference on Software Engineering and Service Science (ICSESS)(2023)

引用 0|浏览1
暂无评分
摘要
Fast Fourier Transform (FFT) is widely applied in many scientific and engineering applications. This paper aims to use parallel optimization and hardware customization techniques to improve the performance and energy efficiency of FFT. First, we illustrate two parallel FFT algorithms: intra-stage parallel algorithm (ISPA) and six-step parallel algorithm (SSPA). Then, we conduct a detailed performance analysis for the two parallel algorithms and find that SSPA has the better scalability. Lastly, we customize the FFT hardware core and integrate multiple cores in a system-on-chip (SoC) to accelerate the FFT workload. We compare the proposed multi-core FFT accelerator with mainstream FFT libraries including FFTW, Intel MKL and NVIDIA cuFFT. Experimental results show that our FFT hardware achieves higher energy efficiency.
更多
查看译文
关键词
FFT,multi-core,SoC,parallel optimization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要