A 60-Gb/s 1.2-pJ/bit 1/4-Rate PAM-4 Receiver With a Jitter Compensation CDR

IEEE JOURNAL OF SOLID-STATE CIRCUITS(2024)

引用 0|浏览4
暂无评分
摘要
This article presents a four-level pulse amplitude modulation (PAM-4) receiver (Rx) with a jitter compensation clock and data recovery (JCCDR) for high-speed retimer appli-cation. The JCCDR can attenuate the jitter transfer (JTRAN) from the input PAM-4 signal to the recovered clock and data without sacrificing the jitter tolerance (JTOL) bandwidth. A jitter compensation circuit (JCC) is implemented within the JCCDR to support JTRAN detection, complementary signal generation, and JTRAN attenuation functions. Theoretical analysis is performed to verify the effectiveness and challenges of the proposed method. Prototyped in 40-nm CMOS, the Rx achieves error-free operation with PAM-4 input from 30 to 60 Gb/s. The JCCDR provides an ultralow < -8 dB JTRAN while maintaining a 40-MHz wide JTOL bandwidth with a 0.2-UIPP jitter amplitude. A jitter compensation ratio up to 60% can be supported from dc to 4 MHz.
更多
查看译文
关键词
Jitter,Clocks,Bandwidth,Voltage,Phase locked loops,Optical filters,Low-pass filters,Clock and data recovery (CDR),decoupled jitter transfer (JTRAN) and jitter tolerance (JTOL),four-level pulse amplitude modulation (PAM-4),jitter compensation,source synchronous,uncorrelated jitter
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要