Chrome Extension
WeChat Mini Program
Use on ChatGLM

A 13.2fJ/step 74.3-dB SNDR Pipelined Noise-shaping SAR+VCO ADC

ESSCIRC 2023- IEEE 49th European Solid State Circuits Conference (ESSCIRC)(2023)

Cited 0|Views2
No score
Abstract
This work presents an OTA-free pipelined passive noise-shaping SAR (NS-SAR) + VCO ADC that offers high resolution (>12-bit) with only a 5-bit NS-SAR stage and $ 4-36\times$ lower sampling capacitor compared to state-of-the-art NS-SARs with similar ENOB. Pipelining the NS-SAR and VCO stage linearizes VCO by reducing its input swing, increases the VCO integration time and its energy efficiency, and improves SFDR of ADC by suppressing frequency dependency of interstage gain. We demonstrate a simple calibration technique to extract interstage gain and track VCO gain accurately in the background. Fabricated in 65nm CMOS, the prototype ADC achieves the best Walden FoM among state-of-the-art passive NS-SAR ADCs in similar technology and consumes 0. 12mW with SNDR/SFDR of 74.3/S9.ldB at 13. 2fJ/step for OSR of 9.
More
Translated text
Key words
noise-shaping SAR,ring VCO,oversampling ADC,inter-stage gain calibration and pipelined ADC
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined