A 13-bit 70MS/s SAR-Assisted 2-bit/cycle Cyclic ADC with Offset Cancellation and Slack-Borrowing Logic

Rucheng Jiangl,Han Wu,Kian Ann Ng, Chne-Wuen Tsail,Jerald Yoo

ESSCIRC 2023- IEEE 49th European Solid State Circuits Conference (ESSCIRC)(2023)

引用 1|浏览2
暂无评分
摘要
This paper presents an energy and area-efficient successive approximation register (SAR)-assisted cyclic analogto-digital converter (ADC) architecture. The proposed hybrid ADC combines a 2-bit/cycle cyclic ADC with a slack-borrowing coarse SAR ADC. The proposed multiply-by-one cyclic ADC achieves low-power and 2-bit/cycle operation without any extra hardware cost. The simultaneous amplifier and comparator offset cancellation mitigates the 2nd-stage cyclic ADC offset. Clocked at 70MS/s, the proposed ADC consumes 0.88mW, yielding FoMs and FoMw of l75dB and 6.9fJ/conv, respectively.
更多
查看译文
关键词
2-bit/cycle Cyclic ADC,offset cancellation,slack borrowing,SAR-assisted Cyclic ADC
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要