谷歌浏览器插件
订阅小程序
在清言上使用

A Dual-Path Subsampling PLL With Ring VCO Phase Noise Suppression

IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES(2023)

引用 0|浏览11
暂无评分
摘要
This article presents a 2-GHz dual-path subsampling phase-locked loop (SSPLL) with ring voltage-controlled oscillator (VCO) phase noise suppression (PNS). In addition to the conventional subsampling charge pump (SSCP), a high-pass path from the subsampling phase detector (SSPD) to the low-pass filter (LPF) is implemented in the proposed SSPLL. Due to this dual-path architecture, a new in-band zero and pole are introduced into the open-loop transfer function (zero frequency is smaller than the pole frequency), which extends the open-loop unit-gain bandwidth without sacrificing the phase margin. Consequently, the phase noise contribution of the ring VCO is suppressed while the loop stability is ensured. Meanwhile, the phase noise contribution of the high-pass path is negligible compared to the reference and ring VCO's contribution. Measurement results show that the SSPLL's closed-loop bandwidth is extended to around 6 MHz with a reference of 20 MHz and the jitter is reduced by 1.34x (from 3.52 to 2.63 ps) with a maximum noise suppression of 6.5 dB at the 1.1-MHz offset. The PNS path consumes 0.16 mW and no delay line or calibration is needed, which results in a relatively high FoM(PNC) value of 40.5 dB.
更多
查看译文
关键词
CMOS phase-locked loop (PLL),dual-path architecture,high-pass filter (HPF),phase margin,phase noise suppression (PNS),ring voltage-controlled oscillator (VCO),subsampling phase detector (SSPD)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要