A Foreground Digital Calibration Algorithm for Time-Interleaved Adcs with Low Computational Complexity

SSRN Electronic Journal(2023)

引用 0|浏览13
暂无评分
摘要
In front of the offset, gain, timing, and bandwidth mismatch errors, time-interleaved analog-to-digital converters (TIADCs) are usually calibrated to achieve satisfying performance. In this paper, we propose a new digital calibration approach for TIADCs, including the direction-distance search algorithm and multiplier-free gradient descent method. Compared to state-of-the-art multiplication-less techniques, this approach significantly reduces time complexity by minimizing search space dimension, subtracting the number of searches, and varying iteration step size. Notably, no multiplier is needed in the mismatch estimation, resulting in a much lower computational complexity than in previous work. For a 12-bit 4-channel TIADC, simulation results show that the signal-to-noise-and-distortion ratio is improved from 25 dB to 65 dB within the duration of 1600 samples. The proposed calibration circuit is synthesized targeting standard 28-nm technology, occupying the area of 0.014 mm2 and dissipating the power of 19 mW at 2.8 GHz clock frequency.
更多
查看译文
关键词
Time-interleaved ADC, Digital calibration, Optimization algorithm, Gradient descent, Low computational complexity
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要