EMI Mitigation with Stacking DBC Substrate for High Voltage Power Module

2022 IEEE Energy Conversion Congress and Exposition (ECCE)(2022)

引用 6|浏览15
暂无评分
摘要
The fast switching speed of high voltage silicon carbide (SiC) Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFETs) can achieve high power density but are accompanied by significant common-mode (CM) current. The CM current propagates through the parasitic capacitor between the floating electrical potential and the grounded baseplate, which leads to conduct electromagnetic interference (EMI) noise. This paper focuses on the CM EMI mitigation in power module packaging. A 10kV/60A module configuration is proposed and optimized toward high insulation, low CM noise, and a convenient module-system interface. Stacking DBC substrates structure is utilized for the device-baseplate insulation, which provide a vertical structure for EMI shielding and paths for EMI mitigation. Furthermore, an extra pattern is etched on the middle layer of stacking DBC substrates for parasitic capacitance reduction. The EMI propagation loop difference between the conventional stacking DBC substrates and the proposed structure with the middle layer pattern are compared. The optimized configuration and middle layer pattern offer a significantly reduced grounding capacitance by 37%.
更多
查看译文
关键词
SiC MOSFET,power module packaging,stacking substrates,electromagnetic interference (EMI),high voltage
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要