Post-Etch Yield Killer Defects in 3D NAND High Aspect Ratio Etching Process

Chih-Chin Chang,Ching-Hung Hsiao, Yi-Che Chen, Ching-Hung Wang, Yao-An Chung, Li-Wei Wang,Hong-Ji Lee,Nan-Tzu Lian,Shih-Chin Lee,Tzung-Ting Han,Tahone Yang,Kuang-Chao Chen,Chih-Yuan Lu

2023 34th Annual SEMI Advanced Semiconductor Manufacturing Conference (ASMC)(2023)

引用 0|浏览6
暂无评分
摘要
The 3D NAND architecture stacked with 2-deck vertical channels array structures above CMOS device was fabricated. With developing the integrated structure, a specific post-etch defect type was easily observed in some kinds of high aspect ratio etching processes. The defect adder poses a substantial yield risk due to its subtle physical characteristics with array underlying films punched. Upon the reviewing of overall defect classified bins, the defect adder is related to the film bump defect, which would induce organic resist incompletely covered on the bumped topography and form de-focused spot during lithography. Where the resist de-focused spot located would be generated the damage pits in etching, especially, during high aspect ratio etching process to produce seriously broken underlying films. The identifications and the suppression treatments from the resources of such defect of interest are presented.
更多
查看译文
关键词
3D NAND,post-etch defect,high aspect ratio etch,MOS under array
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要