Embeddable parallel digital image of doubly-fed induction generator

ENERGY REPORTS(2023)

引用 0|浏览13
暂无评分
摘要
Due to the complexity of the structure of doubly-fed induction generator (DFIG), it is difficult to conduct real-time simulation. For this reason, this paper designs an embeddable parallel digital image IP of DFIG based on field programmable logic array (FPGA) to realize efficient electromagnetic simulation of DFIG. First, this paper proposes a virtual capacitor equivalent method for induction machine equivalent "T" circuit decoupling; Secondly, based on the principle of data independence and parallelism within the time step, a parallel algorithm for the internal components of DFIG is proposed; Finally, the FPGA-DFIG digital image constructed in this paper is connected to the RT-LAB/power grid, and hardware experiments are carried out under three working conditions: steady state, voltage sag and DC side fault. The experimental results are compared with the simulation results of DFIG grid connected system built in MATLAB/Simulink environment to verify the effectiveness and rapidity of the methods and models proposed in this paper.(C) 2023 The Authors. Published by Elsevier Ltd. This is an open access article under the CC BY-NC-ND license (http://creativecommons.org/licenses/by-nc-nd/4.0/). Peer-review under responsibility of the scientific committee of the 2nd International Joint Conference on Energy and Environmental Engineering, CoEEE, 2022.
更多
查看译文
关键词
embeddable parallel digital image,induction,doubly-fed
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要