High Performance and Hardware Efficient Stochastic Computing Elements for Deep Neural Network

2023 6th World Conference on Computing and Communication Technologies (WCCCT)(2023)

引用 0|浏览6
暂无评分
摘要
Three high performance and hardware efficient stochastic computing elements are proposed for the implementation of deep neural network. A hybrid stochastic multiplier which combines unipolar coding and bipolar coding is proposed to achieve efficient trade-off between high accuracy and low hardware consumption. Then, a stochastic accumulative parallel counter is present to achieve high accuracy stochastic-to-binary conversion with much less hardware consumption. Finally, a stochastic ReLU function is designed to precisely realize ReLU function in stochastic computing without approximate error.
更多
查看译文
关键词
Stochastic Computing,Machine Leaning,Deep Neural Network
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要