谷歌浏览器插件
订阅小程序
在清言上使用

Chip Size Minimization for Wide and Ultrawide Bandgap Power Devices

IEEE Transactions on Electron Devices(2023)

引用 6|浏览27
暂无评分
摘要
size (Achip) optimization is key to the accurate analysis of device and material costs and the design of multichip modules. It is particularly critical for wide bandgap (WBG) and ultrawide bandgap (UWBG) power devices due to high material cost. Moreover, the designs of A(chip) and the drift region thickness (W-dr) and doping concentration (N-dr) are interdependent, requiring their co-optimization. Current design practices for Achip, Wdr, and N(dr )rely on optimizing electrical parameters. This work presents a new, holistic, electrothermal approach to opti-mize Achip for a given set of target specifications, including breakdown voltage (BV), conduction current (I0), and switch-ing frequency (f). The conduction and switching losses of the device are considered as well as the heat dissipation in the chip and its package. For a given BV and Io, the optimal Achip, Wdr, and Ndr show a strong dependence on f and thermal management. Such dependencies are missing in prior A(chip) design methods. This approach is applied to compare the optimal A(chip) of WBG and UWBG devices up to a BV over 10 kV and f of 1 MHz. Our approach offers more accurate cost analysis and design guidelines for power modules.
更多
查看译文
关键词
Chip size,codesign,drift region,packag-ing,power devices,power electronics,power loss,switch-ing frequency,ultrawide bandgap,wide bandgap (WBG)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要