Graphene-Based Interconnect Exploration for Large SRAM Caches for Ultrascaled Technology Nodes

IEEE Transactions on Electron Devices(2023)

引用 3|浏览3
暂无评分
摘要
Graphene-based interconnects are considered promising replacements for traditional copper (Cu) interconnect due to their great electric properties. In this article, an interconnect-memory co- design framework is developed to efficiently optimize various graphene-based interconnect technologies. Four interconnect materials and heterogeneous design schemes are benchmarked against their traditional Cu counterparts to optimize large cache-level SRAM performance in terms of delay and energy per access, energy-delay product (EDP), and energy-delay-area product (EDAP). A large design space exploration is performed based on realistic subarray design and device technology. Various interconnect- and array-level design parameters are studied to quantify the true potential of graphene-based wires for optimal memory performance.
更多
查看译文
关键词
Benchmarking,design/technology co-optimization,graphene,heterogeneous interconnect,SRAM
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要