A 10Gb/s/pin DQS and WCK Built-Out Tester for LPDDR5 DRAM Test

2022 IEEE Asian Solid-State Circuits Conference (A-SSCC)(2022)

Cited 0|Views3
No score
Abstract
Many solutions for DRAM tests have been proposed to overcome the limitation of the low-performance automatic test equipment (ATE). Built-in-self-tester (BIST) has reduced the test burden for the high-cost ATE [1]. However, the test circuit burdens the area and power consumption of the DRAM, and the required functions not designed in the test circuit are difficult to test. Recently, a built-out tester (BOT) has been proposed to relieve the test circuit overhead in the DRAM and support high-speed tests [2–3]. It has the advantage of boosting maximum test speed with a low-speed ATE and reducing the pin costs of the ATE. Also, it performs myriad functions for DRAM read/write operations as a bridge between the ATE and the DRAM. Currently, as shown in Fig. 1(a), a data (DQ) test speed can be overcome by design for testability (DFT) implantation in the LPDDR5 DRAM. However, a data strobe (DQS) and write clock (WCK) test is difficult for applying DFT implantation.
More
Translated text
Key words
lpddr5 dram tester,10gb/s/pin dqs,built-out
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined