Investigation of Parasitic Capacitance Effects in V-GAA Transistor via 3D PEX Methodology

2022 IEEE 16th International Conference on Solid-State & Integrated Circuit Technology (ICSICT)(2022)

引用 0|浏览7
暂无评分
摘要
In this work, the parasitic capacitance of the V-GAA transistor structure was successfully extracted, which suffer from the different pillar size in SADP process. Such as pillar height and width. Based on the range of λ from 0.85 to 1.15, the variation of gate around capacitance with the pillar height and width is less than 1.6% and more than 15%, respectively. In addition, the pillar width is the main factor affecting the coupling capacitance of V-GAA array structure. This provides fundamental research for further device study of V-GAA in the far technology node.
更多
查看译文
关键词
parasitic capacitance effects,3d pex methodology,v-gaa
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要