Design and Simulation of a Low PDP Full Adder by Combining Majority Function and TGDI Technique in CNTFET Technology

2022 12th International Conference on Computer and Knowledge Engineering (ICCKE)(2022)

引用 1|浏览0
暂无评分
摘要
In this study, a full adder based on the transmission gate diffusion input (TGDI) technique and majority function is presented in carbon nanotube field-effect transistor (CNTFET) technology. The proposed design consists of 18 transistors and is simulated using HSPICE software at a voltage of 0.8 V, a frequency of500 MHz, and a load capacitance of 1 fF in 32 nm technology. The simulation results show the reasonable performance of the sum and carry output signals as well as the improvement in power consumption, latency, power-delay product (PDP), and energy-delay product (EDP). The power consumption and delay of the proposed design are, respectively, 697 nW and 13.8 ps, which result in a PDP of 9.67 fJ and an EDP of 1.34 $\times 10^{-28}$ Js.
更多
查看译文
关键词
Full adder,TGDI,Majority Function,PDP,CNTFET
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要