On-Chip High-Resolution Timing Characterization Circuits for Memory IPs

ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC)(2022)

Cited 0|Views41
No score
Abstract
A fully configurable and synthesiz able timing characterization test-bench for memory IPs enables high resolution clk2q, setup, hold and cycle-time delay measurements. The timing test-bench features distributed regional capture FFs, mesh based low-skew clock and setup difference measurement across regional capture FFs to minimize error, multiple data/input delay generators to handle timing permutations across memory inputs, automated relative placement/pre-routing for matched layout and XORed clock delay generators to create multiple edges for measuring read after write delay/cycle time.
More
Translated text
Key words
memory inputs,XORed clock delay generators,chip high-resolution timing characterization circuits,memory IPs,fully configurable timing characterization test-bench,synthesizable timing characterization test-bench,high resolution clk2q,cycle-time delay measurements,timing test-bench features,regional capture FFs,low-skew clock,timing permutations
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined