Reliable metal–graphene contact formation process flows in a CMOS-compatible environment

M. Elviretti,M. Lisker, R. Lukose,M. Lukosius, F. Akhtar, A. Mai

NANOSCALE ADVANCES(2022)

引用 1|浏览3
暂无评分
摘要
The possibility of exploiting the enormous potential of graphene for microelectronics and photonics must go through the optimization of the graphene-metal contact. Achieving low contact resistance is essential for the consideration of graphene as a candidate material for electronic and photonic devices. This work has been carried out in an 8'' wafer pilot-line for the integration of graphene into a CMOS environment. The main focus is to study the impact of the patterning of graphene and passivation on metal-graphene contact resistance. The latter is measured by means of transmission line measurement (TLM) with several contact designs. The presented approaches enable reproducible formation of contact resistivity as low as 660 Ω μm with a sheet resistance of 1.8 kΩ/□ by proper graphene patterning, passivation of the channel and a post-processing treatment such as annealing.
更多
查看译文
关键词
metal–graphene contact formation process,reliable metal–graphene,cmos-compatible
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要