Capacitive Impacts of Etch-Induced Dielectric Damage in Highly-Scaled Interconnect Architectures

Janet M. Wilson,Nicholas A. Lanzillo

2022 IEEE International Interconnect Technology Conference (IITC)(2022)

引用 0|浏览10
暂无评分
摘要
The effects of dielectric constant, damage layer thickness, line aspect ratio, and linewidth ratio on Back-End-of-Line (BEOL) line capacitance are evaluated for line pitches down to 18nm using field-solver simulations. At fine pitches such as 18nm, the damage layer thickness becomes increasingly important. We demonstrate when it may be beneficial to choose a higher-dielectric-constant material which does not create a damage layer, over a somewhat lower-dielectric-constant material. We also show the capacitive effects of metal aspect ratio, and metal width ratio, on 18nm-pitch wires.
更多
查看译文
关键词
interconnect,capacitance,low-k
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要