Ultra Low-Power, Area-Efficient Multiplier Based on Shift-and-Add Architecture

2022 29th International Conference on Mixed Design of Integrated Circuits and System (MIXDES)(2022)

引用 0|浏览1
暂无评分
摘要
Shift-and-add multipliers have a simpler structure than other types of multipliers and, at the same time, have a lower operating speed. They are suitable for applications where speed is not the first design priority. In this paper, we present a low-power, low-area multiplier with a simplest possible structure based on shift-and-add which can be a good choice for portable applications and medical devices such as a pacemaker, where power reduction and chip area are core issues. The main idea of the article is to use multiplexers and appropriate timing signals. By applying these signals to the multiplexer selection lines, it is possible to achieve the correct output with an n-bit adder and input-output registers during (2n+1) clock pulse. Simulation results of proposed 16*16-bit multiplier using HSPICE in standard 0.18µm CMOS technology demonstrate that it has 129ns propagation delay while the corresponding power consumption is 467µW.
更多
查看译文
关键词
Shift-adds multiplier,timing signal,multiplexer,CMOS technology
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要