A 48dB-SFDR, 43dB-SNDR, 50GS/s 9-bit 2x-interleaved Nyquist DAC in Intel 16.

2022 IEEE Custom Integrated Circuits Conference (CICC)(2022)

引用 0|浏览1
暂无评分
摘要
With the ever-increasing demand for higher throughput in communication systems, data converters require higher conversion rates at moderate resolutions (> 7b) while remaining power efficient. This work presents a 9b, 50GS/s current-steering DAC that achieves a worst case 48.2dBc SFDR in the Nyquist band. A dynamically boosted fast-switching current-cell, 16:1 serializers and AC-coupled coil-less CMOS clock buffers enable a sub-DAC rate of 25GS/s that reduce the interleaving factor to only two. This greatly simplifies calibration and limits the timing-critical areas of the system to the final 2:1 analog multiplexer (MUX). The topology of the current-cell also enables reduced supply voltage for the digital blocks, which leads to a significant reduction in power consumption.
更多
查看译文
关键词
Intel 16,communication systems,data converters,higher conversion rates,moderate resolutions,current-steering DAC,worst case SFDR,Nyquist band,AC-coupled coil-less CMOS clock buffers,sub-DAC rate,interleaving factor,analog multiplexer,2x-interleaved Nyquist DAC,current-cell topology,power consumption,word length 9 bit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要