Impact of gate offset in gate recess on DC and RF performance of InAlAs/InGaAs InP-based HEMTs

CHINESE PHYSICS B(2022)

Cited 0|Views2
No score
Abstract
A set of 100-nm gate-length InP-based high electron mobility transistors (HEMTs) were designed and fabricated with different gate offsets in gate recess. A novel technology was proposed for independent definition of gate recess and T-shaped gate by electron beam lithography. DC and RF measurement was conducted. With the gate offset varying from drain side to source side, the maximum drain current (I (ds,max)) and transconductance (g (m,max)) increased. In the meantime, f (T) decreased while f (max) increased, and the highest f (max) of 1096 GHz was obtained. It can be explained by the increase of gate-source capacitance and the decrease of gate-drain capacitance and source resistance. Output conductance was also suppressed by gate offset toward source side. This provides simple and flexible device parameter selection for HEMTs of different usages.
More
Translated text
Key words
InP HEMT, InGaAs, InAlAs, cut-off frequency (f (T)), maximum oscillation frequency (f (max)), asymmetric gate recess
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined