Chrome Extension
WeChat Mini Program
Use on ChatGLM

Stress Proximity Technique for Performance Improvement with Dual Stress Liner at 45nm Technology and Beyond

X. Chen,S. Fang, W. Gao,T. Dyer,Young Way Teh,S.S. Tan, Ko Young Gun,C. Baiocco,Atul C. Ajmera,Jae-Eun Park,J. Kim,R. Stierstorfer,D. Chidambarrao, Z. Luo, N. Nivo, P. Nguyen, J. Yuan,Siddhartha Panda, O. Kwon, N. Edleman, T. Tjoa,J. Widodo,Michael P. Belyansky,M. Sherony, Amos

symposium on vlsi technology(2006)

Cited 13|Views1
No score
Abstract
Integration of stress proximity technique (SPT) and dual stress liners (DSL) has been demonstrated for the first time. The proximity of stress liner is enhanced by spacer removal after salicidation and before the DSL process. It maximizes the strain transfer from nitride liner to the channel. PFET drive current improvements of 20% for isolated and 28% for nested poly gate pitch devices have been achieved with SPT. Leading edge PFET Ion=660muA/mum at Ioff=100nA/mum at 1V Vdd operation is demonstrated without using embedded SiGe junctions. Inverter ring oscillator delay is reduced by 15% with SPT
More
Translated text
Key words
Ge-Si alloys,MOSFET,nanotechnology,1 V,45 nm,PFET,SiGe,dual stress liner,inverter ring oscillator delay,poly gate pitch devices,salicidation,semiconductor junctions,stress proximity technique,
AI Read Science
Must-Reading Tree
Example
Generate MRT to find the research sequence of this paper
Chat Paper
Summary is being generated by the instructions you defined