Analysis of the Universal Gates based on the Comparative Factors of Delay Propagation, Average Power Dissipation and Logical Effort

2021 2nd International Conference for Emerging Technology (INCET)(2021)

引用 0|浏览0
暂无评分
摘要
This paper illustrates the practical/working difference between the universal logic gates- NAND & NOR. The comparative analysis of the universal gates has been carried out, based on the parameters of delay, Fan-out and power consumption. The design and simulations are performed using Cadence Virtuoso tool in 45nm CMOS technology. The simulation results are in agreement to the literature presented regarding the logical effort of the gates. Here, the power dissipation and the delay calculations lead to conclusive results which are extensively discussed in this paper. The comparative assessment implemented for the gates is performed with same technology and same circuit designing techniques. Further, this work provides a decisive comment on- which amongst the two universal gates is more efficient for CMOS design.
更多
查看译文
关键词
Cadence virtuoso tool,CMOS logic,Logical effort,electrical effort,Average power,Universal gates
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要