A 650-pW, 205 °C Temperature Range Voltage Reference With Curvature-Based Temperature and BJT-Enhanced Process Compensation Techniques

IEEE Solid-State Circuits Letters(2021)

引用 2|浏览0
暂无评分
摘要
This letter presents a 650-pW 1-V hybrid voltage reference (VR) with curvature-based temperature compensation and self-biasing feedback loop (SBFL) in a 0.18- $\boldsymbol{\mu }\text{m}$ CMOS process. The stacked-diode-MOS-transistor (SDMT) architecture with SBFL improves the startup time and independence with regard to the supply voltage. The curvature compensation extends the temperature range by adjusting the current ratio in the top and downside transistor of the SDMT VR. A stacked bipolar junction transistor (BJT) is used to compensate for the MOS transistor gate-source voltage variations. The design achieves a 45 ppm/°C from −55°C to 150°C, a line sensitivity of 0.016%/V, and a power supply rejection ratio (PSRR) of −71 dB at 100 Hz.
更多
查看译文
关键词
CMOS,curvature temperature compensation,voltage reference (VR)
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要