谷歌浏览器插件
订阅小程序
在清言上使用

A 96-Gb/s PAM-4 Receiver Using Time-Interleaved Converters in 130-Nm SiGe BiCMOS

IEEE solid-state circuits letters(2021)

引用 5|浏览0
暂无评分
摘要
This letter describes a 96-Gb/s PAM-4 receiver, suitable for silicon photonics application, designed and fabricated in a 130-nm SiGe BiCMOS technology. The low-power receiver includes a TIA and a VGA, two slices of time-interleaved track and hold amplifier and two-bit folding ADC circuits, and multiplexers to deliver full-rate decoded NRZ output signals. The track and hold amplifier is based on a switched emitter-follower topology optimized for low-power operation to sample at 24 GSample/s. Half-rate PAM-4 to NRZ converters are implemented as a bandwidth-enhanced two-bit folding ADC in order to consume less power compared to flash competitors. The receiver chip consumes 545 mW, leading to an energy efficiency of 5.67 mW/Gb/s, which is one of the best among the state-of-the-art works at this data-rate.
更多
查看译文
关键词
ADC,optical receiver,PAM-4,SiGe BiCMOS,track and hold
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要